文档库 最新最全的文档下载
当前位置:文档库 › IDT54FCT162374ATPFB中文资料

IDT54FCT162374ATPFB中文资料

IDT54FCT162374ATPFB中文资料
IDT54FCT162374ATPFB中文资料

The FCT16374T/AT/CT/ET and FCT162374T/AT/CT/ET 16-bit edge-triggered D-type registers are built using ad-vanced dual metal CMOS technology. These high-speed,low-power registers are ideal for use as buffer registers for data synchronization and storage. The Output Enable (x OE )and clock (xCLK) controls are organized to operate each device as two 8-bit registers or one 16-bit register with common clock. Flow-through organization of signal pins sim-plifies layout. All inputs are designed with hysteresis for improved noise margin.

The FCT16374T/AT/CT/ET are ideally suited for driving high-capacitance loads and low-impedance backplanes. The output buffers are designed with power off disable capability to allow "live insertion" of boards when used as backplane drivers.

The FCT162374T/AT/CT/ET have balanced output drive with current limiting resistors. This offers low ground bounce,minimal undershoot, and controlled output fall times– reduc-ing the need for external series terminating resistors. The FCT162374T/AT/CT/ET are plug-in replacements for the FCT16374T/AT/CT/ET and ABT16374 for on-board bus inter-face applications.

FUNCTIONAL BLOCK DIAGRAM

1O 1

11CLK 1D 1

2542 drw 01

O 1

22CLK

2D 1

TO 7 OTHER CHANNELS

2542 drw 01

The IDT logo is a registered trademark of Integrated Device Technology, Inc.

MILITARY AND INDUSTRIAL TEMPERATURE RANGES FEBRUARY 1997

?Common features:

–0.5 MICRON CMOS Technology

–High-speed, low-power CMOS replacement for ABT functions

–Typical t SK (o) (Output Skew) < 250ps

–Low input and output leakage ≤1μA (max.)–ESD > 2000V per MIL-STD-883, Method 3015;> 200V using machine model (C = 200pF, R = 0)–Packages include 25 mil pitch SSOP, 19.6 mil pitch

TSSOP, 15.7 mil pitch TVSOP and 25 mil pitch Cerpack –Extended commercial range of -40°C to +85°C –V CC = 5V ±10%

?Features for FCT16374T/AT/CT/ET:

–High drive outputs (-32mA I OH , 64mA I OL )

–Power off disable outputs permit “live insertion”–Typical V OLP (Output Ground Bounce) < 1.0V at V CC = 5V, T A = 25°C

?Features for FCT162374T/AT/CT/ET:

–Balanced Output Drivers:±24mA (commercial),

±16mA (military)

–Reduced system switching noise

–Typical V OLP (Output Ground Bounce) < 0.6V at V CC = 5V,T A = 25°C

PIN CONFIGURATIONS

1O 1GND

1O 3V CC

1OE GND

2O 2

GND

V CC

GND

1O 2

1O 4

1O 51O 6

1O 71O 82O 12O 32O 4

2O 52O 72O 82O 6

2OE

1CLK 1D 11D 2

GND

1D 31D 4

V CC

1D 51D 6

1D 71D 82D 12D 2

2D 32D 4

V CC

2D 52D 72D 82D 6

2CLK

GND

GND

GND

2542 drw 04

CERPACK TOP VIEW

1O 1GND

1O 3V CC

1OE GND

2O 2

GND

V CC

GND

1O 2

1O 4

1O 51O 6

1O 71O 82O 12O 32O 4

2O 52O 72O 82O 6

21CLK 1D 11D 2

GND

1D 31D 4

V CC

1D 51D 6

1D 71D 82D 12D 2

2D 32D 4

V CC

2D 52D 72D 82D 6

2CLK

GND

GND

GND

2542 drw 03

SSOP/TSSOP/TVSOP TOP VIEW

PIN DESCRIPTION

FUNCTION TABLE (1)

(1)

CAPACITANCE (T A = +25°C, f = 1.0MHz)

2542 tbl 02

NOTE:

1. This parameter is measured at characterization but not tested.

2542 lnk 04

1.H = HIGH Voltage Level L = LOW Voltage Level X = Don’t Care

Z = High Impedance

↑ = LOW-to-HIGH Transition

NOTES:

1.Stresses greater than those listed under ABSOLUTE MAXIMUM RAT-INGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2.All device terminals except FCT162XXXT Output and I/O terminals.

3.Output and I/O terminals for FCT162XXXT.

2542 lnk 03

DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

NOTES:

1.For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.

2.Typical values are at Vcc = 5.0V, +25°C ambient.

3.Not more than one output should be tested at one time. Duration of the test should not exceed one second.

4.Duration of the condition can not exceed one second.

5.The test limit for this parameter is ± 5μA at T A = –55°C.

NOTES:

1.For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type.

2.Typical values are at V CC = 5.0V, +25°C ambient.

3.Per TTL driven input (V IN = 3.4V). All other inputs at V CC or GND.

4.This parameter is not directly testable, but is derived for use in Total Power Supply Calculations.

5.Values for these conditions are examples of the I CC formula. These limits are guaranteed but not tested.

6.I C = I QUIESCENT + I INPUTS + I DYNAMIC

I C = I CC + ?I CC D H N T + I CCD (f CP N CP/2 + f i N i)

I CC = Quiescent Current (I CCL, I CCH and I CCZ)

?I CC = Power Supply Current for a TTL High Input (V IN = 3.4V)

D H = Duty Cycle for TTL Inputs High

N T = Number of TTL Inputs at D H

I CCD = Dynamic Current Caused by an Input Transition Pair (HLH or LHL)

f CP = Clock Frequency for Register Devices (Zero for Non-Register Devices)

N CP = Number of Clock Inputs at f CP

f i = Input Frequency

N i = Number of Inputs at f i

SWITCHING CHARACTERISTICS OVER OPERATING RANGE

1.See test circuit and waveforms.

2.Minimum limits are guaranteed but not tested on Propagation Delays.

3.Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.

4.This limit is guaranteed but not tested.

C L =Load capacitance: includes jig and probe capacitance.

R T =Termination resistance: should be equal to Z OUT of the Pulse

Generator.

TEST CIRCUITS AND WAVEFORMS TEST CIRCUITS FOR ALL OUTPUTS

ENABLE AND DISABLE TIMES

PROPAGATION DELAY

SET-UP, HOLD AND RELEASE TIMES PULSE WIDTH

SWITCH POSITION

NOTES:

1.Diagram shown for input Control Enable-LOW and input Control Disable-HIGH

2.Pulse Generator for All Pulses: Rate ≤ 1.0MHz; t F ≤ 2.5ns; t R ≤ 2.5ns

2542 drw 09

7.0V

3V 1.5V 0V

3V 1.5V 0V 3V 1.5V 0V 3V 1.5V 0V DATA INPUT

PRESET CLEAR ETC.

1.5V

1.5V

SAME PHASE INPUT TRANSITION

3V 1.5V 0V 1.5V V OH OUTPUT

OPPOSITE PHASE INPUT TRANSITION

3V 1.5V 0V

V OL 3V 1.5V

0V 3.5V 0V

V OL

ENABLE

DISABLE

V OH

PRESET CLEAR

CLOCK ENABLE

ETC.

2542 drw 05

2542 drw 06

2542 drw 08

2542 drw 07

ORDERING INFORMATION

IDT XX XXXX X X

Blank B

PV PA PF

E Commercial

MIL-STD-883, Class B

Shrink Small Outline Package (SO48-1) Thin Shrink Small Outline Package (SO48-2) Thin Very Small Outline Package (SO48-3) CERPACK (E48-1)

Non-Inverting 16-Bit Register

54 74–55°C to +125°C –40°C to +85°C

FCT

2542 drw 10

相关文档