文档库 最新最全的文档下载
当前位置:文档库 › FPGA based multi-channel variable-length FFT implementation

FPGA based multi-channel variable-length FFT implementation

FPGA based multi-channel variable-length FFT

implementation

WANG Jiawei;YU Le;YANG Haigang;FENG Guanglang;SUN Jiabin;LUO Yang

【期刊名称】《太赫兹科学与电子信息学报》

【年(卷),期】2017(015)003

【摘要】High-speed real-time digital frequency analysis is one major field of Fast Fourier Transform (FFT) application, such as Synthetic Aperture Radar(SAR) processing and medical imaging. In SAR processing, the image size could be 4 k×4 k in normal and it has become larger over the years. In the view of real-time, extensibility and reusable characteristics, an Field Programmable Gate Array(FPGA) based multi-channel variable-length FFT architecture which adopts radix-2 butterfly algorithm is proposed in this paper. The hardware implementation of FFT is partially reconfigurable architecture. Firstly, the proposed architecture in the paper has flexibility in terms of chip area, speed, resource utilization and power consumption. Secondly, the proposed architecture combines serial and parallel methods in its butterfly computations. Furthermore, on system-level issue, the proposed architecture takes advantage of state processing in serial mode and data processing in parallel mode. In case of sufficient FPGA resources, state processing of serial mode mentioned above is converted to pipeline mode. State processing of pipeline mode achieves

相关文档
相关文档 最新文档